国产精品成人VA在线观看-国产乱妇乱子视频在播放-国产日韩精品一区二区三区在线-国模精品一区二区三区

參數(shù)資料
型號(hào): AD7760
廠商: Analog Devices, Inc.
英文描述: 2.5 MSPS, 20-Bit ADC
中文描述: 2.5 MSPS的20位ADC
文件頁(yè)數(shù): 9/22頁(yè)
文件大小: 868K
代理商: AD7760
Preliminary Technical Data
AD7760
TQFP Pin
Number
19
20
21
22
25
26
10
Rev. PrN | Page 9 of 22
CSP Pin
Number
13
14
15
16
18
19
8
Pin Mnemonic
Description
V
IN
A1+
V
IN
A1-
V
OUT
A1-
V
OUT
A1+
V
IN
+
V
IN
-
V
REF+
Positive Input to Full-Power Differential Amplifier 1.
Negative Input to Full-Power Differential Amplifier 1.
Negative Output from Full-Power Differential Amplifier 1.
Positive Output from Full-Power Differential Amplifier 1.
Positive Input to the Modulator.
Negative Input to the Modulator.
Reference Input. The input range of this pin is determined by the reference buffer supply
voltage (AV
DD4
). See Reference Section for more details.
Decoupling Pin. A 100nF capacitor must be inserted between this pin and AGND.
Decoupling Pin. A TBD μF capacitor must be inserted between this pin and AGND.
Decoupling Pin. A TBD μF capacitor must be inserted between this pin and AGND.
Bias Current setting pin. A resistor must be inserted between this pin and AGND. For more
details on this, see the Bias Resistor Section.
16-bit bi-directional data bus. These are three-state pins that are controlled by the CS and RD
/WR pins. The operating voltage for these pins is determined by the V
DRIVE
voltage. See
Interfacing Section for more details.
A falling edge on this pin resets all internal digital circuitry. Holding this pin lows keeps the
AD7760 in a reset state.
Master Clock Input. A low jitter digital clock must be applied to this pin. The output data rate
will depend on the frequency of this clock. See Clocking Section for more details.
Master Clock ground sensing pin.
Synchronization Input. A falling edge on this pin resets the internal filter. This can be used to
synchronize multiple devices in a system.
Read/Write Input. This pin, in conjunction with the Chip Select pin, is used to read and write
data to and from the AD7760. If this pin is low when CS is low, a read will take place. If this pin
is high and CS is low, a write will occur. See AD7760 Interface Section for more details.
Data Ready Output. Each time that new conversion data is available, an active low pulse,
ICLK period wide, is produced on this pin. See AD7760 Interface Section for further details.
Chip Select Input. Used in conjunction with the RD/WR pin to read and write data to and from
the AD7760. See AD7760 Interface Section for further details.
8
29
30
17
6
21
22
12
DECAP1
DECAP2
DECAP3
R
BIAS
45-52,
54-61
33-48
DB15 – DB0
37
27
RESET
3
3
MCLK
2
36
2
26
MCLK
SYNC
39
29
RD/WR
38
28
DRDY
40
30
CS
相關(guān)PDF資料
PDF描述
AD7760BCP 2.5 MSPS, 20-Bit ADC
AD7760BSV 2.5 MSPS, 20-Bit ADC
AD7769 LC2MOS Analog I/O Port
AD7769AN LC2MOS Analog I/O Port
AD7769AP LC2MOS Analog I/O Port
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD7760BCP 制造商:Analog Devices 功能描述:2.5MSPS 18/20 BIT SIGMA DELTA ADC - Bulk
AD7760BCPZ 制造商:Analog Devices 功能描述:2.5MSPS 18/20 BIT SIGMA DELTA ADC - Bulk
AD7760BST 制造商:Analog Devices 功能描述:2.5MSPS 18/20 BIT SIGMA DELTA ADC - Bulk
AD7760BSV 制造商:AD 制造商全稱:Analog Devices 功能描述:2.5 MSPS, 20-Bit ADC
AD7760BSVZ 功能描述:IC ADC 24BIT 2.5MSPS 64TQFP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 其它有關(guān)文件:TSA1204 View All Specifications 標(biāo)準(zhǔn)包裝:1 系列:- 位數(shù):12 采樣率(每秒):20M 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:2 功率耗散(最大):155mW 電壓電源:模擬和數(shù)字 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:48-TQFP 供應(yīng)商設(shè)備封裝:48-TQFP(7x7) 包裝:Digi-Reel® 輸入數(shù)目和類型:4 個(gè)單端,單極;2 個(gè)差分,單極 產(chǎn)品目錄頁(yè)面:1156 (CN2011-ZH PDF) 其它名稱:497-5435-6