国产精品成人VA在线观看-国产乱妇乱子视频在播放-国产日韩精品一区二区三区在线-国模精品一区二区三区

參數(shù)資料
型號(hào): AD7819YN
廠商: ANALOG DEVICES INC
元件分類: ADC
英文描述: +2.7 V to +5.5 V, 200 kSPS 8-Bit Sampling ADC
中文描述: 1-CH 8-BIT SUCCESSIVE APPROXIMATION ADC, PARALLEL ACCESS, PDIP16
封裝: 0.300 INCH, PLASTIC, DIP-16
文件頁(yè)數(shù): 6/11頁(yè)
文件大小: 146K
代理商: AD7819YN
REV. A
AD7819
6
CIRCUIT DESCRIPTION
Converter Operation
The AD7819 is a successive approximation analog-to-digital
converter based around a charge redistribution DAC. The ADC
can convert analog input signals in the range 0 V to V
DD
. Fig-
ures 2 and 3 below show simplified schematics of the ADC.
Figure 2 shows the ADC during its acquisition phase. SW2 is
closed and SW1 is in Position A, the comparator is held in a
balanced condition and the sampling capacitor acquires the sig-
nal on V
IN+
.
CHARGE
RESTRIBUTION
DAC
CONTROL
LOGIC
CLOCK
OSC
COMPARATOR
SW2
V
DD
/3
ACQUISITION
PHASE
SAMPLING
CAPACITOR
SW1
A
B
AGND
V
IN
Figure 2. ADC Track Phase
When the ADC starts a conversion, see Figure 3, SW2 will open
and SW1 will move to Position B causing the comparator to
become unbalanced. The Control Logic and the Charge Redis-
tribution DAC are used to add and subtract fixed amounts of
charge from the sampling capacitor to bring the comparator
back into a balanced condition. When the comparator is rebal-
anced the conversion is complete. The Control Logic generates
the ADC output code. Figure 7 shows the ADC transfer function.
CHARGE
RESTRIBUTION
DAC
CONTROL
LOGIC
CLOCK
OSC
COMPARATOR
SW2
V
DD
/3
CONVERSION
PHASE
SAMPLING
CAPACITOR
SW1
A
B
AGND
V
IN
Figure 3. ADC Conversion Phase
TYPICAL CONNECTION DIAGRAM
Figure 4 shows a typical connection diagram for the AD7819. The
parallel interface is implemented using an 8-bit data bus, the
falling edge of
CONVST
brings the BUSY signal high and at
the end of conversion, the falling edge of BUSY is used to
initiate an ISR on a microprocessor. (See Parallel Interface
section for more details.) V
REF
is connected to a well decoupled
V
DD
pin to provide an analog input range of 0 V to V
DD
. When
V
DD
is first connected the AD7819 powers up in a low current
mode, i.e., power down. A rising edge on the
CONVST
input
will cause the part to power up. (See Power-Up Times section.)
If power consumption is of concern, the automatic power-down
at the end of a conversion should be used to improve power
performance. See Power vs. Throughput Rate section of the
data sheet.
BUSY
RD
CS
CONVST
DB0–DB7
V
DD
V
REF
V
IN
GND
AD7819
C/ P
PARALLEL
INTERFACE
0V TO V
INPUT
0.1 F
10 F
SUPPLY
+2.7V TO +5.5V
Figure 4. Typical Connection Diagram
Analog Input
Figure 5 shows an equivalent circuit of the analog input struc-
ture of the AD7819. The two diodes, D1 and D2, provide ESD
protection for the analog inputs. Care must be taken to ensure
that the analog input signal never exceeds the supply rails by
more than 200 mV. This will cause these diodes to become
forward biased and start conducting current into the substrate.
20 mA is the maximum current these diodes can conduct with-
out causing irreversible damage to the part. The capacitor C2
is typically about 4 pF and can be primarily attributed to pin
capacitance. The resistor R1 is a lumped component made up of
the on resistance of a multiplexer and a switch. This resistor is
typically about 125
. The capacitor C1 is the ADC sampling
capacitor and has a capacitance of 3.5 pF.
V
DD
V
IN
C2
4pF
D1
D2
R1
125
C1
3.5pF
V
DD
/3
CONVERT PHASE
SWITCH OPEN
TRACK PHASE
SWITCH CLOSED
Figure 5. Equivalent Analog Input Circuit
DC Acquisition Time
The ADC starts a new acquisition phase at the end of a conver-
sion and ends on the falling edge of the
CONVST
signal. At the
end of a conversion there is a settling time associated with the
sampling circuit. This settling time lasts approximately 100 ns.
The analog signal on V
IN
is also being acquired during this
settling time. The minimum acquisition time needed is approxi-
mately 100 ns. Figure 6 shows the equivalent charging circuit
for the sampling capacitor when the ADC is in its acquisition
phase. R2 represents the source impedance of a buffer amplifier
or resistive network, R1 is an internal multiplexer resistance and
C1 is the sampling capacitor.
V
IN
R1
125
R2
C1
3.5pF
Figure 6. Equivalent Sampling Circuit
相關(guān)PDF資料
PDF描述
AD7819YR +2.7 V to +5.5 V, 200 kSPS 8-Bit Sampling ADC
AD7819YRU Circular Connector; Body Material:Aluminum Alloy; Series:KPSE06; No. of Contacts:15; Connector Shell Size:14; Connecting Termination:Crimp; Circular Shell Style:Straight Plug; Circular Contact Gender:Socket; Insert Arrangement:14-15 RoHS Compliant: No
AD7821 LC2MOS High Speed, μP-Compatible 8-Bit ADC with Track/Hold Function(帶跟蹤/保持功能,LC2MOSμP兼容8位高速A/D轉(zhuǎn)換器)
AD7823YRM 2.7 V to 5.5 V, 4.5 us, 8-Bit ADC in 8-Lead microSOIC/DIP
AD7823YN 1.2V, 12 Bit 200KSPS, Serial ADC 6-SOT-23 -40 to 85
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD7819YNZ 功能描述:IC ADC 8BIT SAMPLING PAR 16-DIP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 其它有關(guān)文件:TSA1204 View All Specifications 標(biāo)準(zhǔn)包裝:1 系列:- 位數(shù):12 采樣率(每秒):20M 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:2 功率耗散(最大):155mW 電壓電源:模擬和數(shù)字 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:48-TQFP 供應(yīng)商設(shè)備封裝:48-TQFP(7x7) 包裝:Digi-Reel® 輸入數(shù)目和類型:4 個(gè)單端,單極;2 個(gè)差分,單極 產(chǎn)品目錄頁(yè)面:1156 (CN2011-ZH PDF) 其它名稱:497-5435-6
AD7819YR 制造商:Analog Devices 功能描述:ADC Single SAR 200ksps 8-bit Parallel 16-Pin SOIC N 制造商:Rochester Electronics LLC 功能描述:8 BIT,SINGLE,PARALLEL ADC I.C. - Bulk 制造商:Analog Devices 功能描述:IC SEMICONDUTOR ((NS))
AD7819YR-REEL 制造商:Analog Devices 功能描述:ADC Single SAR 200ksps 8-bit Parallel 16-Pin SOIC N T/R 制造商:Analog Devices 功能描述:ADC SGL SAR 200KSPS 8BIT PARALLEL 16SOIC N - Tape and Reel
AD7819YRREEL7 制造商:未知廠家 制造商全稱:未知廠家 功能描述:8-BIT SAMPLING AD CONVERTER
AD7819YR-REEL7 制造商:Analog Devices 功能描述:ADC Single SAR 200ksps 8-bit Parallel 16-Pin SOIC N T/R