
W83791D
Preliminary
Publication Release Date: Aug, 2001
Revision 0.41
7
GPIO4
I/OD
12ts
General purpose I/O function. If pin 9 (SPEECH_SEL) is trapped to high
at VSB power on, this function will be active.
Current type output driving an external speaker. The function is only
working in VDD 5V OK.
LED output control. This is a multi-function pin with SPEAKER. When
the LED_SEL register (Bank0 Index 17h) is set to 1, LED output
function will be active. Otherwise, set to 0 (default), this pin serves as
SPEAKER output.
During VSB 5V power on, this pin is used to trap whether using speech
function or GPIO function.
Trapping low means using speech function (i.e. pin45-48, pin1, pin4-8
are as speech function).
Trapping high means using GPIO function (i.e. pin45-48, pin1, pin4-8
are as GPIO function). The I/O control and status is defined in BANK0
Index 13h~16h.
Fan speed control PWM output. When the power of VDD is 0v, this pin
will drive logic 0. The power of this pin is supplied by VSB 5V.
I
2
C device address bit0 trapping during 5VSB power on.
SPEAKER
9
OUT
12
LED
OUT
12
SPEECH_SEL
IN
ts
PWMOUT1/
10
OUT
12
A0
IN
ts
PWMOUT2 /
11
OUT
12
Fan speed control PWM output. When the power of VDD is 0v, this pin
will drive logic 0. The power of this pin is supplied by VSB 5V.
I
2
C device address bit1 trapping during 5VSB power on.
Voltage Supply readouts from CPU. After programming, this pin can be
VID output to voltage regulator to generate Vcore for CPU.
+5V VDD power. Bypass with the parallel combination of 10
μ
F
(electrolytic or tantalum) and 0.1
μ
F (ceramic) bypass capacitors.
Internally connected to all digital circuitry.
CPU presence signal. 0, means CPU is present. 1, means CPU is absent.
CASE OPEN detection. An active high input from an external device
when case is Intruded. This signal can be latched in external circuit
which power is supplied by VBAT, even if W83791D is power off.
Voltage Supply readouts from CPU. After programming, this pin can be
VID output to voltage regulator to generate Vcore for CPU.
0V to +5V amplitude fan tachometer input
A1
VID1
IN
ts
I/O
12ts
12
VDD (5V)
13
POWER
GNDD
SLOTOCC#
CASEOPEN
14
15
16
DGROUND
IN
ts
I/O
6ts
VID4
17
I/O
12ts
FAN3IN-
FAN1IN
SCL
SDA
PWMOUT3 /
18-20
IN
ts
21
22
23
IN
ts
I/OD
8ts
OUT
12
Serial Bus Clock.
Serial Bus bi-directional Data.
Fan speed control PWM output. When the power of VDD is 0v, this pin
will drive logic 0. The power of this pin is supplied by VSB 5V.
VID table selection trapping during RSMRST (0: Intel VRM 8.2/8.3; 1:
Intel VRM 9.0). When the trapping pin get a logic 1, the beep warning
function is according to Intel VRM 9.0 VID.
Voltage Supply readouts from CPU. After programming, this pin can be
VID output to voltage regulator to generate Vcore for CPU.
Voltage Supply readouts from CPU. After programming, this pin can be
VID output to voltage regulator to generate Vcore for CPU.
VID_V90
IN
ts
VID2
24
I/O
12ts
VID3
25
I/O
12ts