国产精品成人VA在线观看-国产乱妇乱子视频在播放-国产日韩精品一区二区三区在线-国模精品一区二区三区

參數(shù)資料
型號: W986416CH-6
廠商: WINBOND ELECTRONICS CORP
元件分類: DRAM
英文描述: x16 SDRAM
中文描述: 4M X 16 SYNCHRONOUS DRAM, 5 ns, PDSO54
封裝: 0.400 INCH, 0.80 MM PITCH, TSOP2-54
文件頁數(shù): 17/48頁
文件大?。?/td> 1647K
代理商: W986416CH-6
W986416DH
Publication Release Date: April 11, 2002
- 17 -
Revision A4
Notes:
1. Operation exceeds "ABSOLUTE MAXIMUM RATING" may cause permanent damage to the devices.
2. All voltages are referenced to V
SS
.
3. These parameters depend on the cycle rate and listed values are measured at a cycle rate with the minimum values of t
CK
and t
RC
.
4. These parameters depend on the output loading conditions. Specified values are obtained with output open.
5. Power up Sequence
(1) Power up must be performed in the following sequence.
(2) Power must be applied to V
CC
and V
CCQ
(simultaneously) while all input signals are held in the “NOP” state. The CLK
signals must be started at the same time.
(3) After power-up a pause of at least 200
μ
seconds is required. It is required that DQM and CKE signals then be held
"high" (V
CC
levels) to ensure that the DQ output is impedance.
(4) All banks must be precharged.
(5) The Mode Register Set command must be asserted to initialize the Mode Register.
(6) A minimum of eight Auto Refresh dummy cycles is required to stabilize the internal circuitry of the device.
6. AC Testing Conditions
PARAMETER
CONDITIONS
Output Reference Level
1.4V
Output Load
See diagram below
Input Signal Levels (VIH/VIL)
2.4V/0.4V
Transition Time (Rise and Fall) of Input Signal
1 nS
Input Reference Level
1.4V
50 ohms
1.4 V
AC TEST LOAD
Z = 50 ohms
output
30pF
1. Transition times are measured between V
IH
and V
IL
.
2. t
HZ
defines the time at which the outputs achieve the open circuit condition and is not referenced to output
level.
3. These parameters account for the number of clock cycles and depend on the operating frequency of the clock,
as follows the number of clock cycles = specified value of timing/ clock period
(count fractions as whole number)
(1) t
CH
is the pulse width of CLK measured from the positive edge to the negative edge referenced to V
IH
(min.).
t
CL
is the pulse width of CLK measured from the negative edge to the positive edge referenced to V
IL
(max.).
相關(guān)PDF資料
PDF描述
W986416CH-7 x16 SDRAM
W986416CH-75 x16 SDRAM
W986416CH-8H x16 SDRAM
W986432DH 512K ⅴ 4 BANKS ⅴ 32 BITS SDRAM
W986432AH 512K x 4 BANKS x 32 BITS SDRAM
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
W986416CH-7 制造商:Winbond Electronics Corp 功能描述:SDRAM, 4M x 16, 54 Pin, Plastic, TSOP
W986416CH-75 制造商:WINBOND 制造商全稱:Winbond 功能描述:x16 SDRAM
W986416CH-8H 制造商:WINBOND 制造商全稱:Winbond 功能描述:x16 SDRAM
W986416DH 制造商:WINBOND 制造商全稱:Winbond 功能描述:1M X 4 BANKS X 16 BITS SDRAM
W986416DH-5 制造商:Winbond Electronics Corp 功能描述:4M X 16 SYNCHRONOUS DRAM, 4.5 ns, 54 Pin Plastic SMT