
W921E840A/W921C840
Publication Release Date: July 1999
- 9 - Revision A3
4. PIN DESCRIPTION
SYMBOL
OSCI
I/O
I
O
FUNCTION
Main oscillator input pin with internal capacitor
Main oscillator output pin
OSCO
P2.0 to P2.3
P3.0/ANI0 to
P3.3/ANI3
P4.0
P4.1
P4.2
P4.3/INT0
P5.0/TM1
P5.1/TM2
P5.2/V
REF
P5.3/DAOUT
P6.0/WDATA
P6.1/WCLK
P6.2/RDATA
P6.3/RCLK
PA.0 to PA.3
PB.0 to PB.3
PC.0 to PC.3
I/O
I/O
1
I/O port 2 with large sink current
I/O port 3 or analog input (ANI0 to ANI3) pins
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
&
I/O
&
I/O
I/O
I/O
I/O
&
I/O pin P4.0 or the input pin of interrupt port
I/O pin P4.1 or the input pin of interrupt port
I/O pin P4.2 or the input pin of interrupt port
I/O pin P4.3 or INT0 input pin
I/O pin P5.0 or the controlled pin of timer 1
I/O pin P5.1 or the controlled pin of timer 2
I/O pin P5.2 or the V
REF
input pin of the comparator
I/O pin P5.3 or the output pin of 8-bit D/A converter
I/O pin P6.0 or the data output pin of serial interface
I/O pin P6.1 or the clock I/O pin of WDATA
I/O pin P6.2 or the data input pin of serial interface
I/O pin P6.3 or the clock I/O pin of RDATA
I/O port A with wake up stop mode function
I/O port B with wake up stop mode function
I/O port C. PC.3 can be as 32.768 KHz output buffer
I/O pin PD.0 or 32.768 KHz subsystem clock output pin (with
internal capacitor)
I/O pin PD.1 or 32.768 KHz subsystem clock input pin
Dual tone multi-frequency output pin
Beep tone generator output pin
Reset input pin with low active
&
&
&
&
&
&
&
&
&
PD.0 or XT
I/O
PD.1 or XT
DTMF
BTG
I/O
&
O
O
I
RESET
V
DD
V
SS
I
I
Positive power supply input pin
Negative power supply input pin
Notes:
1
open drain option by software
&
open drain and pull high resistor option by software