国产精品成人VA在线观看-国产乱妇乱子视频在播放-国产日韩精品一区二区三区在线-国模精品一区二区三区

參數資料
型號: W83196S-14
廠商: WINBOND ELECTRONICS CORP
元件分類: XO, clock
英文描述: 100 MHZ Clock For BX Chipset(2 Chip)(用于BX型芯片組的頻率為100MHZ的時鐘)
中文描述: 100 MHz, PROC SPECIFIC CLOCK GENERATOR, PDSO28
封裝: SOP-28
文件頁數: 5/15頁
文件大小: 217K
代理商: W83196S-14
Preliminary W83196S-14
Publication Release Date: March 1999
Revision A1
- 5 -
7. FUNCTIONAL DESCRIPTION
7.1 Power Mamagement Functions
All clocks can be individually enabled or disabled via the 2-wire control interface. On power up,
external circuitry should allow 3 ms for the VCOs to stabilize prior to enabling clock outputs to assure
correct pulse widths. When MODE = 0, pins 10 and 11 are inputs (PCI_STOP#), (CPU_STOP#),
when MODE = 1, these functions are not available. A particular clock could be enabled as both the 2-
wire serial control interface and one of these pins indicate that it should be enabled.
The W83196S-14 may be disabled in the low state according to the following table in order to reduce
power consumption. All clocks are stopped in the low state, but maintain a valid high period on
transitions from running to stop. The CPU and PCI clocks transform between running and stop by
waiting for one positive edge on PCICLK_F followed by negative edge on the clock of interest, after
which high levels of the output are either enabled or disabled.
CPU_STOP#
PCI_STOP#
CPUCLK1
PCICLK1:4
CPUCLK_F&
PCICLK_F
XTAL & VCOs
0
0
LOW
LOW
RUNNING
RUNNING
0
1
LOW
RUNNING
RUNNING
RUNNING
1
0
RUNNING
LOW
RUNNING
RUNNING
1
1
RUNNING
RUNNING
RUNNING
RUNNING
7.2 2-Wire I
2
C Control Interface
The clock generator is a slave I
2
C component which can be read back the data stored in the latches
for verification. All proceeding bytes must be sent to change one of the control bytes. The 2-wire
control interface allows each clock output individually enabled or disabled. On power up, the
W83196S-14 initializes with default register settings, and then it is optional to use the 2-wire control
interface.
The SDATA signal only changes when the SDCLK signal is low, and is stable when SDCLK is high
during normal data transfer. There are only two exceptions. One is a high-to-low transition on
SDATA while SDCLK is high used to indicate the beginning of a data transfer cycle. The other is a
low-to-high transition on SDATA while SDCLK is high used to indicate the end of a data transfer
cycle. Data is always sent as complete 8-bit bytes followed by an acknowledge generated.
Byte writing starts with a start condition followed by 7-bit slave address and a write command bit
[1101 0010], command code checking [0000 0000], and byte count checking. After successful
reception of each byte, an acknowledge (low) on the SDATA wire will be generated by the clock chip.
Controller can start to write to internal I2C registers after the string of data. The sequence order is as
follows:
Bytes sequence order for I2C controller:
Clock Address
A(6:0) & R/W
Ack
8 bits dummy
Command code
Ack
8 bits dummy
Byte count
Ack
Byte0,1,2...
until Stop
相關PDF資料
PDF描述
W83301DR-O ACPI-STR Controller
W83301 SUBMINIATURE POWER RELAY
W83301R SUBMINIATURE PC BOARD RELAY
W83601R Winbond SMBus GPI/O
W83601R602R WINBOND GPI/O IC
相關代理商/技術參數
參數描述
W83196S-14/-14A 制造商:未知廠家 制造商全稱:未知廠家 功能描述:100/133/150/160MHz Clock Gen.. with S.S.T.?
W83301 制造商:WINBOND 制造商全稱:Winbond 功能描述:ACPI-STR Controller
W83301DR-O 制造商:WINBOND 制造商全稱:Winbond 功能描述:ACPI-STR Controller
W83301R 制造商:WINBOND 制造商全稱:Winbond 功能描述:ACPI-STR Controller
W83303AD 制造商:WINBOND 制造商全稱:Winbond 功能描述:Advanced ACPI Controller